Skip to main content
SHARE
Publication

FlexiWay: A Cache Energy Saving Technique Using Fine-grained Cache Reconfiguration...

by Sparsh Mittal, Zhao Zhang, Jeffrey S Vetter
Publication Type
Conference Paper
Publication Date
Page Numbers
100 to 107
Conference Name
31st IEEE International Conference on Computer Design (ICCD)
Conference Location
Asheville, North Carolina, United States of America
Conference Date
-

Recent trends of CMOS scaling and use of large last level caches (LLCs) have led to significant increase in the leakage energy consumption of LLCs and hence, managing their energy consumption has become extremely important in modern processor design. The conventional cache energy saving techniques require offline profiling or provide only coarse granularity of cache allocation. We present FlexiWay, a cache energy saving technique which uses dynamic cache reconfiguration. FlexiWay logically divides the cache sets into multiple (e.g. 16) modules and dynamically turns off suitable and possibly different number of cache ways in each module. FlexiWay has very small implementation overhead and it provides fine-grain cache allocation even with caches of typical associativity, e.g. an 8-way cache. Microarchitectural simulations have been performed using an x86-64 simulator and workloads from SPEC2006 suite. Also, FlexiWay has been compared with two conventional energy saving techniques. The results show that FlexiWay provides largest energy saving and incurs only small loss in performance. For single, dual and quad core systems, the average energy saving using FlexiWay are 26.2%, 25.7% and 22.4%, respectively.