Skip to main content
SHARE
Publication

High precision gate signal timing control based active voltage balancing scheme for series-connected fast switching field-effect transistors

Publication Type
Conference Paper
Book Title
2018 IEEE Applied Power Electronics Conference and Exposition (APEC)
Publication Date
Page Numbers
925 to 930
Issue
0
Publisher Location
New Jersey, United States of America
Conference Name
IEEE Applied Power Electronics Conference and Exposition
Conference Location
San Antonio, Texas, United States of America
Conference Sponsor
IEEE
Conference Date
-

Due to the low availability, high cost, and limited performance of high voltage power devices in high voltage high power applications, series-connection of low voltage switches is commonly considered. Practically, because of the dynamic voltage unbalance and the resultant reliability issue, switches in series-connection are not popular, especially for fast switching field-effect transistors such as silicon (Si) super junction MOSFETs, silicon carbide (SiC) JFETs, SiC MOSFETs, and gallium nitride (GaN) HEMTs, since their switching performance is highly sensitive to gate control, circuit parasitics, and device parameters. In the end, slight mismatch can introduce severe unbalanced voltage. This paper proposes an active voltage balancing scheme, including 1) tunable gate signal timing unit between series-connected switches with <; 1 ns precision resolution by utilizing a high resolution pulse-width modulator (HRPWM) which has existed in micro-controllers; and 2) online voltage unbalance monitor unit integrated with the gate drive as the feedback. Based on the latest generation 600-V Si CoolMOS, experimental results show that the dynamic voltage can be automatically well balanced in a wide range of operating conditions, and more importantly, the proposed scheme has no penalty for high-speed switching.