Skip to main content
SHARE
Publication

Methodology of Low Inductance Busbar Design for Three-Level Converters...

by Fei Wang
Publication Type
Journal
Journal Name
IEEE Journal of Emerging and Selected Topics in Power Electronics
Publication Date
Page Numbers
3468 to 3478
Volume
9
Issue
3

Three-level (3L) converters are more susceptible to parasitics compared with two-level converters because of their complicated structure with multiple switching loops. In this article, the methodology of busbar layout design for 3L converters based on the magnetic cancellation effect is presented. The methodology can fit for 3L converters with symmetric and asymmetric configurations. A detailed design example is provided for a high-power 3L-active neutral point clamped (ANPC) converter, which includes the module selection, busbar layout, and dc-link capacitor placement. The loop inductance of the busbar is verified with simulation, impedance measurements, and converter experiments. The results match with each other, and the inductances of short and long loops are 6.5 and 17.5 nH, respectively, which are significantly lower than the busbars of NPC-type converters in other references.