Skip to main content
SHARE
Publication

Online condition monitoring based dead-time compensation for high frequency SiC voltage source inverter

Publication Type
Conference Paper
Book Title
2018 IEEE Applied Power Electronics Conference and Exposition (APEC)
Publication Date
Page Numbers
1854 to 1860
Issue
0
Publisher Location
New Jersey, United States of America
Conference Name
IEEE Applied Power Electronics Conference and Exposition
Conference Location
San Antonio, Texas, United States of America
Conference Sponsor
IEEE
Conference Date
-

Dead-time, device output capacitance, and other non-ideal characteristics cause voltage error for the midpoint PWM voltage of the semiconductor phase-leg employed in a voltage-source inverter (VSI). Voltage-second balancing is a well-known concept to mitigate this distortion and improve converter power quality. This paper proposes a unique voltage-second balancing scheme for a SiC based voltage source inverter using online condition monitoring of turn-off delay time and drain-source voltage rise/fall time. This data is sent to the micro-controller to be used in an algorithm to actively adjust the duty cycle of the input PWM gate signals to match the voltage-second of the non-ideal output voltage with an ideal output voltage-second. The monitoring system also allows for this implementation to eliminate the need for precise current sensing and allows for the implementation to be load independent. Dynamic current sensing is still a developing technology, and each load has a unique effect on the output voltage distortion. Test results for a 1 kW half-bridge inverter implementing this monitoring system and voltage-second balancing scheme show a 70% enhancement on the error against the ideal fundamental current value of the output current and a 2% THD improvement on the output current low frequency harmonics.